Engineer: FPGA Design - III Architecture - Hillsboro, OR at Geebo

Engineer: FPGA Design - III

PDA Engineer 100% Remote Laptop will be issued - Do not submit duplicate candidates for JP25804 & JP 25805 (Same sponsor) Description:
Advanced Design is always the first design team at tackling the challenges of scaling technology to the cadence of Moore's LawWe work with industry leading design and process technologists to enable breakthroughs in power, performance, and density as we enable our product design partners to bring world-class products to the marketJoin us for a fast-paced, dynamic, and richly rewarding experience on the forefront of technology.
This position within the Advance Design Group oversees definition, design, verification, and documentation for SoC (System on a Chip) developmentDetermines architecture design, logic design, and system simulationDefines module interfaces/formats for simulationPerforms Logic design for integration of cell libraries, functional units and subsystems into SoC full chip designs, Register Transfer Level coding, and simulation for SoCsContributes to the development of multidimensional designs involving the layout of complex integrated circuitsPerforms all aspects of the SoC design flow from highlevel design to synthesis, place and route, timing and power to create a design database that is ready for manufacturingAnalyzes equipment to establish operation infrastructure, conducts experimental tests, and evaluates resultsMay also review vendor capability to support development.
#DesignEnablement
Qualifications:
You must possess the below minimum qualifications to be initially considered for this positionPreferred qualifications are in addition to the minimum requirements and are considered a positive factor in identifying top candidates.
Minimum
Qualifications:
Candidate must possess a BS degree with 3
years of experience or MS degree with 2
years of experience or PhD degree with 1
years of experience in Electrical, Computer Engineering, or related field.
6
years of experience in the following:
- IP/SoC physical design optimization and methodologies for optimal Performance, Power, Area and Cost (PPAC).
- Experience driving physical design EDA tools, design reference and sign-off flows in advanced process technologies, DTCO PPA and EDA vendor engagement.
- Low-power and multiple clock domain design.
- Scripting skills using a programming language such as Python, TCL.
- Experience in driving SoC digital design execution on leading edge technologies.
- Experience in using Fusion compiler, ICC2, DC Preferred
Qualifications:
8
years of experience in the following:
- All aspects of VLSI Design from standard cell architecture to physical design and signoff flows - Multiple chip tapeout experience on leading edge semiconductor nodes.
-YoE and skillset to match the Preferred Qualifications - Prefer experience with flows and tools Recommended Skills Architecture Computer Engineering Databases Infrastructure Management Product Design Python (Programming Language) Apply to this job.
Think you're the perfect candidate? Apply on company site Estimated Salary: $20 to $28 per hour based on qualifications.

Don't Be a Victim of Fraud

  • Electronic Scams
  • Home-based jobs
  • Fake Rentals
  • Bad Buyers
  • Non-Existent Merchandise
  • Secondhand Items
  • More...

Don't Be Fooled

The fraudster will send a check to the victim who has accepted a job. The check can be for multiple reasons such as signing bonus, supplies, etc. The victim will be instructed to deposit the check and use the money for any of these reasons and then instructed to send the remaining funds to the fraudster. The check will bounce and the victim is left responsible.